Book a Demo!
CoCalc Logo Icon
StoreFeaturesDocsShareSupportNewsAboutPoliciesSign UpSign In
CTCaer
GitHub Repository: CTCaer/hekate
Path: blob/master/bdk/soc/pmc.c
1476 views
1
/*
2
* Copyright (c) 2020 CTCaer
3
*
4
* This program is free software; you can redistribute it and/or modify it
5
* under the terms and conditions of the GNU General Public License,
6
* version 2, as published by the Free Software Foundation.
7
*
8
* This program is distributed in the hope it will be useful, but WITHOUT
9
* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10
* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11
* more details.
12
*
13
* You should have received a copy of the GNU General Public License
14
* along with this program. If not, see <http://www.gnu.org/licenses/>.
15
*/
16
17
#include <soc/hw_init.h>
18
#include <soc/pmc.h>
19
#include <soc/timer.h>
20
#include <soc/t210.h>
21
22
void pmc_scratch_lock(pmc_sec_lock_t lock_mask)
23
{
24
// Lock Private key disable, Fuse write enable, MC carveout, Warmboot PA id and Warmboot address.
25
26
// Happens on T210B01 LP0 always.
27
if (lock_mask & PMC_SEC_LOCK_MISC)
28
{
29
PMC(APBDEV_PMC_SEC_DISABLE) |= 0x700FF0; // RW lock: 0-3.
30
PMC(APBDEV_PMC_SEC_DISABLE2) |= 0xFC000000; // RW lock: 21-23.
31
PMC(APBDEV_PMC_SEC_DISABLE3) |= 0x3F0FFF00; // RW lock: 28-33, 36-38.
32
PMC(APBDEV_PMC_SEC_DISABLE6) |= 0xC000000; // RW lock: 85.
33
// Default: 0xFF00FF00: RW lock: 108-111, 116-119. Gets locked in LP0.
34
PMC(APBDEV_PMC_SEC_DISABLE8) |= 0xFF005500; // W lock: 108-111, RW lock: 116-119.
35
}
36
37
// Happens on T210B01 LP0 always.
38
if (lock_mask & PMC_SEC_LOCK_LP0_PARAMS)
39
{
40
PMC(APBDEV_PMC_SEC_DISABLE2) |= 0x3FCFFFF; // RW lock: 8-15, 17-20. L4T expects 8-15 as write locked only.
41
PMC(APBDEV_PMC_SEC_DISABLE4) |= 0x3F3FFFFF; // RW lock: 40-50, 52-54.
42
PMC(APBDEV_PMC_SEC_DISABLE5) = 0xFFFFFFFF; // RW lock: 56-71.
43
PMC(APBDEV_PMC_SEC_DISABLE6) |= 0xF3FFC00F; // RW lock: 72-73, 79-84, 86-87.
44
PMC(APBDEV_PMC_SEC_DISABLE7) |= 0x3FFFFF; // RW lock: 88-98.
45
PMC(APBDEV_PMC_SEC_DISABLE8) |= 0xFF; // RW lock: 104-107.
46
}
47
48
if (lock_mask & PMC_SEC_LOCK_RST_VECTOR)
49
PMC(APBDEV_PMC_SEC_DISABLE3) |= 0xF00000; // RW lock: 34-35.
50
51
if (lock_mask & PMC_SEC_LOCK_CARVEOUTS)
52
{
53
PMC(APBDEV_PMC_SEC_DISABLE2) |= 0x30000; // RW lock: 16.
54
PMC(APBDEV_PMC_SEC_DISABLE3) |= 0xC0000000; // RW lock: 39.
55
PMC(APBDEV_PMC_SEC_DISABLE4) |= 0xC0C00000; // RW lock: 51, 55.
56
PMC(APBDEV_PMC_SEC_DISABLE6) |= 0x3FF0; // RW lock: 74-78.
57
PMC(APBDEV_PMC_SEC_DISABLE7) |= 0xFFC00000; // RW lock: 99-103.
58
}
59
60
// HOS specific.
61
if (lock_mask & PMC_SEC_LOCK_TZ_CMAC_W)
62
PMC(APBDEV_PMC_SEC_DISABLE8) |= 0x550000; // W lock: 112-115.
63
64
if (lock_mask & PMC_SEC_LOCK_TZ_CMAC_R)
65
PMC(APBDEV_PMC_SEC_DISABLE8) |= 0xAA0000; // R lock: 112-115.
66
67
if (lock_mask & PMC_SEC_LOCK_TZ_KEK_W)
68
PMC(APBDEV_PMC_SEC_DISABLE3) |= 0x55; // W lock: 24-27.
69
70
if (lock_mask & PMC_SEC_LOCK_TZ_KEK_R)
71
PMC(APBDEV_PMC_SEC_DISABLE3) |= 0xAA; // R lock: 24-27.
72
// End of HOS specific.
73
74
if (lock_mask & PMC_SEC_LOCK_SE_SRK)
75
PMC(APBDEV_PMC_SEC_DISABLE) |= 0xFF000; // RW lock: 4-7
76
77
if (lock_mask & PMC_SEC_LOCK_SE2_SRK_B01)
78
PMC(APBDEV_PMC_SEC_DISABLE9) |= 0x3FC; // RW lock: 120-123 (T210B01). LP0 also sets global bits (b0-1).
79
80
if (lock_mask & PMC_SEC_LOCK_MISC_B01)
81
PMC(APBDEV_PMC_SEC_DISABLE10) = 0xFFFFFFFF; // RW lock: 135-150. Happens on T210B01 LP0 always.
82
83
if (lock_mask & PMC_SEC_LOCK_CARVEOUTS_L4T)
84
PMC(APBDEV_PMC_SEC_DISABLE2) |= 0x5555; // W: 8-15 LP0 and Carveouts. Superseded by LP0 lock.
85
86
// NVTBOOT misses APBDEV_PMC_SCRATCH_WRITE_LOCK_DISABLE_STICKY. bit0: SCRATCH_WR_DIS_ON.
87
// They could also use the NS write disable registers instead.
88
if (lock_mask & PMC_SEC_LOCK_LP0_PARAMS_B01)
89
{
90
PMC(APBDEV_PMC_SCRATCH_WRITE_DISABLE0) |= 0xCBCFE0; // W lock: 5-11, 14-17, 19, 22-23.
91
PMC(APBDEV_PMC_SCRATCH_WRITE_DISABLE1) |= 0x583FF; // W lock: 24-33, 39-40, 42.
92
PMC(APBDEV_PMC_SCRATCH_WRITE_DISABLE2) |= 0x1BE; // W lock: 44-48, 50-51.
93
PMC(APBDEV_PMC_SCRATCH_WRITE_DISABLE3) = 0xFFFFFFFF; // W lock: 56-87.
94
PMC(APBDEV_PMC_SCRATCH_WRITE_DISABLE4) |= 0xFFFFFFF; // W lock: 88-115.
95
PMC(APBDEV_PMC_SCRATCH_WRITE_DISABLE5) |= 0xFFFFFFF8; // W lock: 123-151.
96
PMC(APBDEV_PMC_SCRATCH_WRITE_DISABLE6) = 0xFFFFFFFF; // W lock: 152-183.
97
PMC(APBDEV_PMC_SCRATCH_WRITE_DISABLE7) |= 0xFC00FFFF; // W lock: 184-199, 210-215.
98
PMC(APBDEV_PMC_SCRATCH_WRITE_DISABLE8) |= 0xF; // W lock: 216-219.
99
}
100
}
101
102
int pmc_enable_partition(pmc_power_rail_t part, u32 enable)
103
{
104
u32 part_mask = BIT(part);
105
u32 desired_state = enable << part;
106
107
// Check if the partition has the state we want.
108
if ((PMC(APBDEV_PMC_PWRGATE_STATUS) & part_mask) == desired_state)
109
return 1;
110
111
u32 i = 5001;
112
while (PMC(APBDEV_PMC_PWRGATE_TOGGLE) & 0x100)
113
{
114
usleep(1);
115
i--;
116
if (i < 1)
117
return 0;
118
}
119
120
// Toggle power gating.
121
PMC(APBDEV_PMC_PWRGATE_TOGGLE) = part | 0x100;
122
123
i = 5001;
124
while (i > 0)
125
{
126
if ((PMC(APBDEV_PMC_PWRGATE_STATUS) & part_mask) == desired_state)
127
break;
128
usleep(1);
129
i--;
130
}
131
132
return 1;
133
}
134
135