Path: blob/master/drivers/accel/habanalabs/include/gaudi/asic_reg/dma7_core_regs.h
30153 views
/* SPDX-License-Identifier: GPL-2.01*2* Copyright 2016-2018 HabanaLabs, Ltd.3* All Rights Reserved.4*5*/67/************************************8** This is an auto-generated file **9** DO NOT EDIT BELOW **10************************************/1112#ifndef ASIC_REG_DMA7_CORE_REGS_H_13#define ASIC_REG_DMA7_CORE_REGS_H_1415/*16*****************************************17* DMA7_CORE (Prototype: DMA_CORE)18*****************************************19*/2021#define mmDMA7_CORE_CFG_0 0x5E00002223#define mmDMA7_CORE_CFG_1 0x5E00042425#define mmDMA7_CORE_LBW_MAX_OUTSTAND 0x5E00082627#define mmDMA7_CORE_SRC_BASE_LO 0x5E00142829#define mmDMA7_CORE_SRC_BASE_HI 0x5E00183031#define mmDMA7_CORE_DST_BASE_LO 0x5E001C3233#define mmDMA7_CORE_DST_BASE_HI 0x5E00203435#define mmDMA7_CORE_SRC_TSIZE_1 0x5E002C3637#define mmDMA7_CORE_SRC_STRIDE_1 0x5E00303839#define mmDMA7_CORE_SRC_TSIZE_2 0x5E00344041#define mmDMA7_CORE_SRC_STRIDE_2 0x5E00384243#define mmDMA7_CORE_SRC_TSIZE_3 0x5E003C4445#define mmDMA7_CORE_SRC_STRIDE_3 0x5E00404647#define mmDMA7_CORE_SRC_TSIZE_4 0x5E00444849#define mmDMA7_CORE_SRC_STRIDE_4 0x5E00485051#define mmDMA7_CORE_SRC_TSIZE_0 0x5E004C5253#define mmDMA7_CORE_DST_TSIZE_1 0x5E00545455#define mmDMA7_CORE_DST_STRIDE_1 0x5E00585657#define mmDMA7_CORE_DST_TSIZE_2 0x5E005C5859#define mmDMA7_CORE_DST_STRIDE_2 0x5E00606061#define mmDMA7_CORE_DST_TSIZE_3 0x5E00646263#define mmDMA7_CORE_DST_STRIDE_3 0x5E00686465#define mmDMA7_CORE_DST_TSIZE_4 0x5E006C6667#define mmDMA7_CORE_DST_STRIDE_4 0x5E00706869#define mmDMA7_CORE_DST_TSIZE_0 0x5E00747071#define mmDMA7_CORE_COMMIT 0x5E00787273#define mmDMA7_CORE_WR_COMP_WDATA 0x5E007C7475#define mmDMA7_CORE_WR_COMP_ADDR_LO 0x5E00807677#define mmDMA7_CORE_WR_COMP_ADDR_HI 0x5E00847879#define mmDMA7_CORE_WR_COMP_AWUSER_31_11 0x5E00888081#define mmDMA7_CORE_TE_NUMROWS 0x5E00948283#define mmDMA7_CORE_PROT 0x5E00B88485#define mmDMA7_CORE_SECURE_PROPS 0x5E00F08687#define mmDMA7_CORE_NON_SECURE_PROPS 0x5E00F48889#define mmDMA7_CORE_RD_MAX_OUTSTAND 0x5E01009091#define mmDMA7_CORE_RD_MAX_SIZE 0x5E01049293#define mmDMA7_CORE_RD_ARCACHE 0x5E01089495#define mmDMA7_CORE_RD_ARUSER_31_11 0x5E01109697#define mmDMA7_CORE_RD_INFLIGHTS 0x5E01149899#define mmDMA7_CORE_WR_MAX_OUTSTAND 0x5E0120100101#define mmDMA7_CORE_WR_MAX_AWID 0x5E0124102103#define mmDMA7_CORE_WR_AWCACHE 0x5E0128104105#define mmDMA7_CORE_WR_AWUSER_31_11 0x5E0130106107#define mmDMA7_CORE_WR_INFLIGHTS 0x5E0134108109#define mmDMA7_CORE_RD_RATE_LIM_CFG_0 0x5E0150110111#define mmDMA7_CORE_RD_RATE_LIM_CFG_1 0x5E0154112113#define mmDMA7_CORE_WR_RATE_LIM_CFG_0 0x5E0158114115#define mmDMA7_CORE_WR_RATE_LIM_CFG_1 0x5E015C116117#define mmDMA7_CORE_ERR_CFG 0x5E0160118119#define mmDMA7_CORE_ERR_CAUSE 0x5E0164120121#define mmDMA7_CORE_ERRMSG_ADDR_LO 0x5E0170122123#define mmDMA7_CORE_ERRMSG_ADDR_HI 0x5E0174124125#define mmDMA7_CORE_ERRMSG_WDATA 0x5E0178126127#define mmDMA7_CORE_STS0 0x5E0190128129#define mmDMA7_CORE_STS1 0x5E0194130131#define mmDMA7_CORE_RD_DBGMEM_ADD 0x5E0200132133#define mmDMA7_CORE_RD_DBGMEM_DATA_WR 0x5E0204134135#define mmDMA7_CORE_RD_DBGMEM_DATA_RD 0x5E0208136137#define mmDMA7_CORE_RD_DBGMEM_CTRL 0x5E020C138139#define mmDMA7_CORE_RD_DBGMEM_RC 0x5E0210140141#define mmDMA7_CORE_DBG_HBW_AXI_AR_CNT 0x5E0220142143#define mmDMA7_CORE_DBG_HBW_AXI_AW_CNT 0x5E0224144145#define mmDMA7_CORE_DBG_LBW_AXI_AW_CNT 0x5E0228146147#define mmDMA7_CORE_DBG_DESC_CNT 0x5E022C148149#define mmDMA7_CORE_DBG_STS 0x5E0230150151#define mmDMA7_CORE_DBG_RD_DESC_ID 0x5E0234152153#define mmDMA7_CORE_DBG_WR_DESC_ID 0x5E0238154155#endif /* ASIC_REG_DMA7_CORE_REGS_H_ */156157158