Path: blob/master/drivers/char/hw_random/cavium-rng-vf.c
29269 views
// SPDX-License-Identifier: GPL-2.01/*2* Hardware Random Number Generator support.3* Cavium Thunder, Marvell OcteonTx/Tx2 processor families.4*5* Copyright (C) 2016 Cavium, Inc.6*/78#include <linux/hw_random.h>9#include <linux/io.h>10#include <linux/module.h>11#include <linux/pci.h>12#include <linux/pci_ids.h>1314#include <asm/arch_timer.h>1516/* PCI device IDs */17#define PCI_DEVID_CAVIUM_RNG_PF 0xA01818#define PCI_DEVID_CAVIUM_RNG_VF 0xA0331920#define HEALTH_STATUS_REG 0x382122/* RST device info */23#define PCI_DEVICE_ID_RST_OTX2 0xA08524#define RST_BOOT_REG 0x1600ULL25#define CLOCK_BASE_RATE 50000000ULL26#define MSEC_TO_NSEC(x) (x * 1000000)2728struct cavium_rng {29struct hwrng ops;30void __iomem *result;31void __iomem *pf_regbase;32struct pci_dev *pdev;33u64 clock_rate;34u64 prev_error;35u64 prev_time;36};3738static inline bool is_octeontx(struct pci_dev *pdev)39{40if (midr_is_cpu_model_range(read_cpuid_id(), MIDR_THUNDERX_83XX,41MIDR_CPU_VAR_REV(0, 0),42MIDR_CPU_VAR_REV(3, 0)) ||43midr_is_cpu_model_range(read_cpuid_id(), MIDR_THUNDERX_81XX,44MIDR_CPU_VAR_REV(0, 0),45MIDR_CPU_VAR_REV(3, 0)) ||46midr_is_cpu_model_range(read_cpuid_id(), MIDR_THUNDERX,47MIDR_CPU_VAR_REV(0, 0),48MIDR_CPU_VAR_REV(3, 0)))49return true;5051return false;52}5354static u64 rng_get_coprocessor_clkrate(void)55{56u64 ret = CLOCK_BASE_RATE * 16; /* Assume 800Mhz as default */57struct pci_dev *pdev;58void __iomem *base;5960pdev = pci_get_device(PCI_VENDOR_ID_CAVIUM,61PCI_DEVICE_ID_RST_OTX2, NULL);62if (!pdev)63goto error;6465base = pci_ioremap_bar(pdev, 0);66if (!base)67goto error_put_pdev;6869/* RST: PNR_MUL * 50Mhz gives clockrate */70ret = CLOCK_BASE_RATE * ((readq(base + RST_BOOT_REG) >> 33) & 0x3F);7172iounmap(base);7374error_put_pdev:75pci_dev_put(pdev);7677error:78return ret;79}8081static int check_rng_health(struct cavium_rng *rng)82{83u64 cur_err, cur_time;84u64 status, cycles;85u64 time_elapsed;868788/* Skip checking health for OcteonTx */89if (!rng->pf_regbase)90return 0;9192status = readq(rng->pf_regbase + HEALTH_STATUS_REG);93if (status & BIT_ULL(0)) {94dev_err(&rng->pdev->dev, "HWRNG: Startup health test failed\n");95return -EIO;96}9798cycles = status >> 1;99if (!cycles)100return 0;101102cur_time = arch_timer_read_counter();103104/* RNM_HEALTH_STATUS[CYCLES_SINCE_HEALTH_FAILURE]105* Number of coprocessor cycles times 2 since the last failure.106* This field doesn't get cleared/updated until another failure.107*/108cycles = cycles / 2;109cur_err = (cycles * 1000000000) / rng->clock_rate; /* In nanosec */110111/* Ignore errors that happenned a long time ago, these112* are most likely false positive errors.113*/114if (cur_err > MSEC_TO_NSEC(10)) {115rng->prev_error = 0;116rng->prev_time = 0;117return 0;118}119120if (rng->prev_error) {121/* Calculate time elapsed since last error122* '1' tick of CNTVCT is 10ns, since it runs at 100Mhz.123*/124time_elapsed = (cur_time - rng->prev_time) * 10;125time_elapsed += rng->prev_error;126127/* Check if current error is a new one or the old one itself.128* If error is a new one then consider there is a persistent129* issue with entropy, declare hardware failure.130*/131if (cur_err < time_elapsed) {132dev_err(&rng->pdev->dev, "HWRNG failure detected\n");133rng->prev_error = cur_err;134rng->prev_time = cur_time;135return -EIO;136}137}138139rng->prev_error = cur_err;140rng->prev_time = cur_time;141return 0;142}143144/* Read data from the RNG unit */145static int cavium_rng_read(struct hwrng *rng, void *dat, size_t max, bool wait)146{147struct cavium_rng *p = container_of(rng, struct cavium_rng, ops);148unsigned int size = max;149int err = 0;150151err = check_rng_health(p);152if (err)153return err;154155while (size >= 8) {156*((u64 *)dat) = readq(p->result);157size -= 8;158dat += 8;159}160while (size > 0) {161*((u8 *)dat) = readb(p->result);162size--;163dat++;164}165return max;166}167168static int cavium_map_pf_regs(struct cavium_rng *rng)169{170struct pci_dev *pdev;171172/* Health status is not supported on 83xx, skip mapping PF CSRs */173if (is_octeontx(rng->pdev)) {174rng->pf_regbase = NULL;175return 0;176}177178pdev = pci_get_device(PCI_VENDOR_ID_CAVIUM,179PCI_DEVID_CAVIUM_RNG_PF, NULL);180if (!pdev) {181pr_err("Cannot find RNG PF device\n");182return -EIO;183}184185rng->pf_regbase = ioremap(pci_resource_start(pdev, 0),186pci_resource_len(pdev, 0));187if (!rng->pf_regbase) {188dev_err(&pdev->dev, "Failed to map PF CSR region\n");189pci_dev_put(pdev);190return -ENOMEM;191}192193pci_dev_put(pdev);194195/* Get co-processor clock rate */196rng->clock_rate = rng_get_coprocessor_clkrate();197198return 0;199}200201/* Map Cavium RNG to an HWRNG object */202static int cavium_rng_probe_vf(struct pci_dev *pdev,203const struct pci_device_id *id)204{205struct cavium_rng *rng;206int ret;207208rng = devm_kzalloc(&pdev->dev, sizeof(*rng), GFP_KERNEL);209if (!rng)210return -ENOMEM;211212rng->pdev = pdev;213214/* Map the RNG result */215rng->result = pcim_iomap(pdev, 0, 0);216if (!rng->result) {217dev_err(&pdev->dev, "Error iomap failed retrieving result.\n");218return -ENOMEM;219}220221rng->ops.name = devm_kasprintf(&pdev->dev, GFP_KERNEL,222"cavium-rng-%s", dev_name(&pdev->dev));223if (!rng->ops.name)224return -ENOMEM;225226rng->ops.read = cavium_rng_read;227228pci_set_drvdata(pdev, rng);229230/* Health status is available only at PF, hence map PF registers. */231ret = cavium_map_pf_regs(rng);232if (ret)233return ret;234235ret = devm_hwrng_register(&pdev->dev, &rng->ops);236if (ret) {237dev_err(&pdev->dev, "Error registering device as HWRNG.\n");238return ret;239}240241return 0;242}243244/* Remove the VF */245static void cavium_rng_remove_vf(struct pci_dev *pdev)246{247struct cavium_rng *rng;248249rng = pci_get_drvdata(pdev);250iounmap(rng->pf_regbase);251}252253static const struct pci_device_id cavium_rng_vf_id_table[] = {254{ PCI_DEVICE(PCI_VENDOR_ID_CAVIUM, PCI_DEVID_CAVIUM_RNG_VF) },255{ 0, }256};257MODULE_DEVICE_TABLE(pci, cavium_rng_vf_id_table);258259static struct pci_driver cavium_rng_vf_driver = {260.name = "cavium_rng_vf",261.id_table = cavium_rng_vf_id_table,262.probe = cavium_rng_probe_vf,263.remove = cavium_rng_remove_vf,264};265module_pci_driver(cavium_rng_vf_driver);266267MODULE_AUTHOR("Omer Khaliq <[email protected]>");268MODULE_DESCRIPTION("Cavium ThunderX Random Number Generator VF support");269MODULE_LICENSE("GPL v2");270271272