Path: blob/master/drivers/gpu/drm/amd/pm/swsmu/smu_cmn.h
29294 views
/*1* Copyright 2020 Advanced Micro Devices, Inc.2*3* Permission is hereby granted, free of charge, to any person obtaining a4* copy of this software and associated documentation files (the "Software"),5* to deal in the Software without restriction, including without limitation6* the rights to use, copy, modify, merge, publish, distribute, sublicense,7* and/or sell copies of the Software, and to permit persons to whom the8* Software is furnished to do so, subject to the following conditions:9*10* The above copyright notice and this permission notice shall be included in11* all copies or substantial portions of the Software.12*13* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR14* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,15* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL16* THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR17* OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,18* ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR19* OTHER DEALINGS IN THE SOFTWARE.20*/2122#ifndef __SMU_CMN_H__23#define __SMU_CMN_H__2425#include "amdgpu_smu.h"2627#if defined(SWSMU_CODE_LAYER_L2) || defined(SWSMU_CODE_LAYER_L3) || defined(SWSMU_CODE_LAYER_L4)2829#define FDO_PWM_MODE_STATIC 130#define FDO_PWM_MODE_STATIC_RPM 53132#define SMU_IH_INTERRUPT_ID_TO_DRIVER 0xFE33#define SMU_IH_INTERRUPT_CONTEXT_ID_BACO 0x234#define SMU_IH_INTERRUPT_CONTEXT_ID_AC 0x335#define SMU_IH_INTERRUPT_CONTEXT_ID_DC 0x436#define SMU_IH_INTERRUPT_CONTEXT_ID_AUDIO_D0 0x537#define SMU_IH_INTERRUPT_CONTEXT_ID_AUDIO_D3 0x638#define SMU_IH_INTERRUPT_CONTEXT_ID_THERMAL_THROTTLING 0x739#define SMU_IH_INTERRUPT_CONTEXT_ID_FAN_ABNORMAL 0x840#define SMU_IH_INTERRUPT_CONTEXT_ID_FAN_RECOVERY 0x94142#define smu_cmn_init_soft_gpu_metrics(ptr, frev, crev) \43do { \44typecheck(struct gpu_metrics_v##frev##_##crev *, (ptr)); \45struct gpu_metrics_v##frev##_##crev *tmp = (ptr); \46struct metrics_table_header *header = \47(struct metrics_table_header *)tmp; \48memset(header, 0xFF, sizeof(*tmp)); \49header->format_revision = frev; \50header->content_revision = crev; \51header->structure_size = sizeof(*tmp); \52} while (0)5354#define smu_cmn_init_partition_metrics(ptr, fr, cr) \55do { \56typecheck(struct amdgpu_partition_metrics_v##fr##_##cr *, \57(ptr)); \58struct amdgpu_partition_metrics_v##fr##_##cr *tmp = (ptr); \59struct metrics_table_header *header = \60(struct metrics_table_header *)tmp; \61memset(header, 0xFF, sizeof(*tmp)); \62header->format_revision = fr; \63header->content_revision = cr; \64header->structure_size = sizeof(*tmp); \65} while (0)6667#define smu_cmn_init_baseboard_temp_metrics(ptr, fr, cr) \68do { \69typecheck(struct amdgpu_baseboard_temp_metrics_v##fr##_##cr *, \70(ptr)); \71struct amdgpu_baseboard_temp_metrics_v##fr##_##cr *tmp = (ptr); \72struct metrics_table_header *header = \73(struct metrics_table_header *)tmp; \74memset(header, 0xFF, sizeof(*tmp)); \75header->format_revision = fr; \76header->content_revision = cr; \77header->structure_size = sizeof(*tmp); \78} while (0)7980#define smu_cmn_init_gpuboard_temp_metrics(ptr, fr, cr) \81do { \82typecheck(struct amdgpu_gpuboard_temp_metrics_v##fr##_##cr *, \83(ptr)); \84struct amdgpu_gpuboard_temp_metrics_v##fr##_##cr *tmp = (ptr); \85struct metrics_table_header *header = \86(struct metrics_table_header *)tmp; \87memset(header, 0xFF, sizeof(*tmp)); \88header->format_revision = fr; \89header->content_revision = cr; \90header->structure_size = sizeof(*tmp); \91} while (0)9293extern const int link_speed[];9495/* Helper to Convert from PCIE Gen 1/2/3/4/5/6 to 0.1 GT/s speed units */96static inline int pcie_gen_to_speed(uint32_t gen)97{98return ((gen == 0) ? link_speed[0] : link_speed[gen - 1]);99}100101int smu_cmn_send_msg_without_waiting(struct smu_context *smu,102uint16_t msg_index,103uint32_t param);104int smu_cmn_send_smc_msg_with_param(struct smu_context *smu,105enum smu_message_type msg,106uint32_t param,107uint32_t *read_arg);108109int smu_cmn_send_smc_msg(struct smu_context *smu,110enum smu_message_type msg,111uint32_t *read_arg);112113int smu_cmn_send_debug_smc_msg(struct smu_context *smu,114uint32_t msg);115116int smu_cmn_send_debug_smc_msg_with_param(struct smu_context *smu,117uint32_t msg, uint32_t param);118119int smu_cmn_wait_for_response(struct smu_context *smu);120121int smu_cmn_to_asic_specific_index(struct smu_context *smu,122enum smu_cmn2asic_mapping_type type,123uint32_t index);124125int smu_cmn_feature_is_supported(struct smu_context *smu,126enum smu_feature_mask mask);127128int smu_cmn_feature_is_enabled(struct smu_context *smu,129enum smu_feature_mask mask);130131bool smu_cmn_clk_dpm_is_enabled(struct smu_context *smu,132enum smu_clk_type clk_type);133134int smu_cmn_get_enabled_mask(struct smu_context *smu,135uint64_t *feature_mask);136137uint64_t smu_cmn_get_indep_throttler_status(138const unsigned long dep_status,139const uint8_t *throttler_map);140141int smu_cmn_feature_update_enable_state(struct smu_context *smu,142uint64_t feature_mask,143bool enabled);144145int smu_cmn_feature_set_enabled(struct smu_context *smu,146enum smu_feature_mask mask,147bool enable);148149size_t smu_cmn_get_pp_feature_mask(struct smu_context *smu,150char *buf);151152int smu_cmn_set_pp_feature_mask(struct smu_context *smu,153uint64_t new_mask);154155int smu_cmn_disable_all_features_with_exception(struct smu_context *smu,156enum smu_feature_mask mask);157158int smu_cmn_get_smc_version(struct smu_context *smu,159uint32_t *if_version,160uint32_t *smu_version);161162int smu_cmn_update_table(struct smu_context *smu,163enum smu_table_id table_index,164int argument,165void *table_data,166bool drv2smu);167168int smu_cmn_write_watermarks_table(struct smu_context *smu);169170int smu_cmn_write_pptable(struct smu_context *smu);171172int smu_cmn_get_metrics_table(struct smu_context *smu,173void *metrics_table,174bool bypass_cache);175176int smu_cmn_get_combo_pptable(struct smu_context *smu);177178int smu_cmn_set_mp1_state(struct smu_context *smu,179enum pp_mp1_state mp1_state);180181/*182* Helper function to make sysfs_emit_at() happy. Align buf to183* the current page boundary and record the offset.184*/185static inline void smu_cmn_get_sysfs_buf(char **buf, int *offset)186{187if (!*buf || !offset)188return;189190*offset = offset_in_page(*buf);191*buf -= *offset;192}193194bool smu_cmn_is_audio_func_enabled(struct amdgpu_device *adev);195void smu_cmn_generic_soc_policy_desc(struct smu_dpm_policy *policy);196void smu_cmn_generic_plpd_policy_desc(struct smu_dpm_policy *policy);197198void smu_cmn_get_backend_workload_mask(struct smu_context *smu,199u32 workload_mask,200u32 *backend_workload_mask);201202#endif203#endif204205206