Path: blob/master/tools/arch/x86/include/asm/msr-index.h
29274 views
/* SPDX-License-Identifier: GPL-2.0 */1#ifndef _ASM_X86_MSR_INDEX_H2#define _ASM_X86_MSR_INDEX_H34#include <linux/bits.h>56/* CPU model specific register (MSR) numbers. */78/* x86-64 specific MSRs */9#define MSR_EFER 0xc0000080 /* extended feature register */10#define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */11#define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */12#define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */13#define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */14#define MSR_FS_BASE 0xc0000100 /* 64bit FS base */15#define MSR_GS_BASE 0xc0000101 /* 64bit GS base */16#define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */17#define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */1819/* EFER bits: */20#define _EFER_SCE 0 /* SYSCALL/SYSRET */21#define _EFER_LME 8 /* Long mode enable */22#define _EFER_LMA 10 /* Long mode active (read-only) */23#define _EFER_NX 11 /* No execute enable */24#define _EFER_SVME 12 /* Enable virtualization */25#define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */26#define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */27#define _EFER_TCE 15 /* Enable Translation Cache Extensions */28#define _EFER_AUTOIBRS 21 /* Enable Automatic IBRS */2930#define EFER_SCE (1<<_EFER_SCE)31#define EFER_LME (1<<_EFER_LME)32#define EFER_LMA (1<<_EFER_LMA)33#define EFER_NX (1<<_EFER_NX)34#define EFER_SVME (1<<_EFER_SVME)35#define EFER_LMSLE (1<<_EFER_LMSLE)36#define EFER_FFXSR (1<<_EFER_FFXSR)37#define EFER_TCE (1<<_EFER_TCE)38#define EFER_AUTOIBRS (1<<_EFER_AUTOIBRS)3940/*41* Architectural memory types that are common to MTRRs, PAT, VMX MSRs, etc.42* Most MSRs support/allow only a subset of memory types, but the values43* themselves are common across all relevant MSRs.44*/45#define X86_MEMTYPE_UC 0ull /* Uncacheable, a.k.a. Strong Uncacheable */46#define X86_MEMTYPE_WC 1ull /* Write Combining */47/* RESERVED 2 */48/* RESERVED 3 */49#define X86_MEMTYPE_WT 4ull /* Write Through */50#define X86_MEMTYPE_WP 5ull /* Write Protected */51#define X86_MEMTYPE_WB 6ull /* Write Back */52#define X86_MEMTYPE_UC_MINUS 7ull /* Weak Uncacheabled (PAT only) */5354/* FRED MSRs */55#define MSR_IA32_FRED_RSP0 0x1cc /* Level 0 stack pointer */56#define MSR_IA32_FRED_RSP1 0x1cd /* Level 1 stack pointer */57#define MSR_IA32_FRED_RSP2 0x1ce /* Level 2 stack pointer */58#define MSR_IA32_FRED_RSP3 0x1cf /* Level 3 stack pointer */59#define MSR_IA32_FRED_STKLVLS 0x1d0 /* Exception stack levels */60#define MSR_IA32_FRED_SSP0 MSR_IA32_PL0_SSP /* Level 0 shadow stack pointer */61#define MSR_IA32_FRED_SSP1 0x1d1 /* Level 1 shadow stack pointer */62#define MSR_IA32_FRED_SSP2 0x1d2 /* Level 2 shadow stack pointer */63#define MSR_IA32_FRED_SSP3 0x1d3 /* Level 3 shadow stack pointer */64#define MSR_IA32_FRED_CONFIG 0x1d4 /* Entrypoint and interrupt stack level */6566/* Intel MSRs. Some also available on other CPUs */67#define MSR_TEST_CTRL 0x0000003368#define MSR_TEST_CTRL_SPLIT_LOCK_DETECT_BIT 2969#define MSR_TEST_CTRL_SPLIT_LOCK_DETECT BIT(MSR_TEST_CTRL_SPLIT_LOCK_DETECT_BIT)7071#define MSR_IA32_SPEC_CTRL 0x00000048 /* Speculation Control */72#define SPEC_CTRL_IBRS BIT(0) /* Indirect Branch Restricted Speculation */73#define SPEC_CTRL_STIBP_SHIFT 1 /* Single Thread Indirect Branch Predictor (STIBP) bit */74#define SPEC_CTRL_STIBP BIT(SPEC_CTRL_STIBP_SHIFT) /* STIBP mask */75#define SPEC_CTRL_SSBD_SHIFT 2 /* Speculative Store Bypass Disable bit */76#define SPEC_CTRL_SSBD BIT(SPEC_CTRL_SSBD_SHIFT) /* Speculative Store Bypass Disable */77#define SPEC_CTRL_RRSBA_DIS_S_SHIFT 6 /* Disable RRSBA behavior */78#define SPEC_CTRL_RRSBA_DIS_S BIT(SPEC_CTRL_RRSBA_DIS_S_SHIFT)79#define SPEC_CTRL_BHI_DIS_S_SHIFT 10 /* Disable Branch History Injection behavior */80#define SPEC_CTRL_BHI_DIS_S BIT(SPEC_CTRL_BHI_DIS_S_SHIFT)8182/* A mask for bits which the kernel toggles when controlling mitigations */83#define SPEC_CTRL_MITIGATIONS_MASK (SPEC_CTRL_IBRS | SPEC_CTRL_STIBP | SPEC_CTRL_SSBD \84| SPEC_CTRL_RRSBA_DIS_S \85| SPEC_CTRL_BHI_DIS_S)8687#define MSR_IA32_PRED_CMD 0x00000049 /* Prediction Command */88#define PRED_CMD_IBPB BIT(0) /* Indirect Branch Prediction Barrier */89#define PRED_CMD_SBPB BIT(7) /* Selective Branch Prediction Barrier */9091#define MSR_PPIN_CTL 0x0000004e92#define MSR_PPIN 0x0000004f9394#define MSR_IA32_PERFCTR0 0x000000c195#define MSR_IA32_PERFCTR1 0x000000c296#define MSR_FSB_FREQ 0x000000cd97#define MSR_PLATFORM_INFO 0x000000ce98#define MSR_PLATFORM_INFO_CPUID_FAULT_BIT 3199#define MSR_PLATFORM_INFO_CPUID_FAULT BIT_ULL(MSR_PLATFORM_INFO_CPUID_FAULT_BIT)100101#define MSR_IA32_UMWAIT_CONTROL 0xe1102#define MSR_IA32_UMWAIT_CONTROL_C02_DISABLE BIT(0)103#define MSR_IA32_UMWAIT_CONTROL_RESERVED BIT(1)104/*105* The time field is bit[31:2], but representing a 32bit value with106* bit[1:0] zero.107*/108#define MSR_IA32_UMWAIT_CONTROL_TIME_MASK (~0x03U)109110/* Abbreviated from Intel SDM name IA32_CORE_CAPABILITIES */111#define MSR_IA32_CORE_CAPS 0x000000cf112#define MSR_IA32_CORE_CAPS_INTEGRITY_CAPS_BIT 2113#define MSR_IA32_CORE_CAPS_INTEGRITY_CAPS BIT(MSR_IA32_CORE_CAPS_INTEGRITY_CAPS_BIT)114#define MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT_BIT 5115#define MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT BIT(MSR_IA32_CORE_CAPS_SPLIT_LOCK_DETECT_BIT)116117#define MSR_PKG_CST_CONFIG_CONTROL 0x000000e2118#define NHM_C3_AUTO_DEMOTE (1UL << 25)119#define NHM_C1_AUTO_DEMOTE (1UL << 26)120#define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25)121#define SNB_C3_AUTO_UNDEMOTE (1UL << 27)122#define SNB_C1_AUTO_UNDEMOTE (1UL << 28)123124#define MSR_MTRRcap 0x000000fe125126#define MSR_IA32_ARCH_CAPABILITIES 0x0000010a127#define ARCH_CAP_RDCL_NO BIT(0) /* Not susceptible to Meltdown */128#define ARCH_CAP_IBRS_ALL BIT(1) /* Enhanced IBRS support */129#define ARCH_CAP_RSBA BIT(2) /* RET may use alternative branch predictors */130#define ARCH_CAP_SKIP_VMENTRY_L1DFLUSH BIT(3) /* Skip L1D flush on vmentry */131#define ARCH_CAP_SSB_NO BIT(4) /*132* Not susceptible to Speculative Store Bypass133* attack, so no Speculative Store Bypass134* control required.135*/136#define ARCH_CAP_MDS_NO BIT(5) /*137* Not susceptible to138* Microarchitectural Data139* Sampling (MDS) vulnerabilities.140*/141#define ARCH_CAP_PSCHANGE_MC_NO BIT(6) /*142* The processor is not susceptible to a143* machine check error due to modifying the144* code page size along with either the145* physical address or cache type146* without TLB invalidation.147*/148#define ARCH_CAP_TSX_CTRL_MSR BIT(7) /* MSR for TSX control is available. */149#define ARCH_CAP_TAA_NO BIT(8) /*150* Not susceptible to151* TSX Async Abort (TAA) vulnerabilities.152*/153#define ARCH_CAP_SBDR_SSDP_NO BIT(13) /*154* Not susceptible to SBDR and SSDP155* variants of Processor MMIO stale data156* vulnerabilities.157*/158#define ARCH_CAP_FBSDP_NO BIT(14) /*159* Not susceptible to FBSDP variant of160* Processor MMIO stale data161* vulnerabilities.162*/163#define ARCH_CAP_PSDP_NO BIT(15) /*164* Not susceptible to PSDP variant of165* Processor MMIO stale data166* vulnerabilities.167*/168#define ARCH_CAP_FB_CLEAR BIT(17) /*169* VERW clears CPU fill buffer170* even on MDS_NO CPUs.171*/172#define ARCH_CAP_FB_CLEAR_CTRL BIT(18) /*173* MSR_IA32_MCU_OPT_CTRL[FB_CLEAR_DIS]174* bit available to control VERW175* behavior.176*/177#define ARCH_CAP_RRSBA BIT(19) /*178* Indicates RET may use predictors179* other than the RSB. With eIBRS180* enabled predictions in kernel mode181* are restricted to targets in182* kernel.183*/184#define ARCH_CAP_BHI_NO BIT(20) /*185* CPU is not affected by Branch186* History Injection.187*/188#define ARCH_CAP_XAPIC_DISABLE BIT(21) /*189* IA32_XAPIC_DISABLE_STATUS MSR190* supported191*/192#define ARCH_CAP_PBRSB_NO BIT(24) /*193* Not susceptible to Post-Barrier194* Return Stack Buffer Predictions.195*/196#define ARCH_CAP_GDS_CTRL BIT(25) /*197* CPU is vulnerable to Gather198* Data Sampling (GDS) and199* has controls for mitigation.200*/201#define ARCH_CAP_GDS_NO BIT(26) /*202* CPU is not vulnerable to Gather203* Data Sampling (GDS).204*/205#define ARCH_CAP_RFDS_NO BIT(27) /*206* Not susceptible to Register207* File Data Sampling.208*/209#define ARCH_CAP_RFDS_CLEAR BIT(28) /*210* VERW clears CPU Register211* File.212*/213#define ARCH_CAP_ITS_NO BIT_ULL(62) /*214* Not susceptible to215* Indirect Target Selection.216* This bit is not set by217* HW, but is synthesized by218* VMMs for guests to know219* their affected status.220*/221222#define MSR_IA32_FLUSH_CMD 0x0000010b223#define L1D_FLUSH BIT(0) /*224* Writeback and invalidate the225* L1 data cache.226*/227228#define MSR_IA32_BBL_CR_CTL 0x00000119229#define MSR_IA32_BBL_CR_CTL3 0x0000011e230231#define MSR_IA32_TSX_CTRL 0x00000122232#define TSX_CTRL_RTM_DISABLE BIT(0) /* Disable RTM feature */233#define TSX_CTRL_CPUID_CLEAR BIT(1) /* Disable TSX enumeration */234235#define MSR_IA32_MCU_OPT_CTRL 0x00000123236#define RNGDS_MITG_DIS BIT(0) /* SRBDS support */237#define RTM_ALLOW BIT(1) /* TSX development mode */238#define FB_CLEAR_DIS BIT(3) /* CPU Fill buffer clear disable */239#define GDS_MITG_DIS BIT(4) /* Disable GDS mitigation */240#define GDS_MITG_LOCKED BIT(5) /* GDS mitigation locked */241242#define MSR_IA32_SYSENTER_CS 0x00000174243#define MSR_IA32_SYSENTER_ESP 0x00000175244#define MSR_IA32_SYSENTER_EIP 0x00000176245246#define MSR_IA32_MCG_CAP 0x00000179247#define MSR_IA32_MCG_STATUS 0x0000017a248#define MSR_IA32_MCG_CTL 0x0000017b249#define MSR_ERROR_CONTROL 0x0000017f250#define MSR_IA32_MCG_EXT_CTL 0x000004d0251252#define MSR_OFFCORE_RSP_0 0x000001a6253#define MSR_OFFCORE_RSP_1 0x000001a7254#define MSR_TURBO_RATIO_LIMIT 0x000001ad255#define MSR_TURBO_RATIO_LIMIT1 0x000001ae256#define MSR_TURBO_RATIO_LIMIT2 0x000001af257258#define MSR_SNOOP_RSP_0 0x00001328259#define MSR_SNOOP_RSP_1 0x00001329260261#define MSR_LBR_SELECT 0x000001c8262#define MSR_LBR_TOS 0x000001c9263264#define MSR_IA32_POWER_CTL 0x000001fc265#define MSR_IA32_POWER_CTL_BIT_EE 19266267/* Abbreviated from Intel SDM name IA32_INTEGRITY_CAPABILITIES */268#define MSR_INTEGRITY_CAPS 0x000002d9269#define MSR_INTEGRITY_CAPS_ARRAY_BIST_BIT 2270#define MSR_INTEGRITY_CAPS_ARRAY_BIST BIT(MSR_INTEGRITY_CAPS_ARRAY_BIST_BIT)271#define MSR_INTEGRITY_CAPS_PERIODIC_BIST_BIT 4272#define MSR_INTEGRITY_CAPS_PERIODIC_BIST BIT(MSR_INTEGRITY_CAPS_PERIODIC_BIST_BIT)273#define MSR_INTEGRITY_CAPS_SBAF_BIT 8274#define MSR_INTEGRITY_CAPS_SBAF BIT(MSR_INTEGRITY_CAPS_SBAF_BIT)275#define MSR_INTEGRITY_CAPS_SAF_GEN_MASK GENMASK_ULL(10, 9)276277#define MSR_LBR_NHM_FROM 0x00000680278#define MSR_LBR_NHM_TO 0x000006c0279#define MSR_LBR_CORE_FROM 0x00000040280#define MSR_LBR_CORE_TO 0x00000060281282#define MSR_LBR_INFO_0 0x00000dc0 /* ... 0xddf for _31 */283#define LBR_INFO_MISPRED BIT_ULL(63)284#define LBR_INFO_IN_TX BIT_ULL(62)285#define LBR_INFO_ABORT BIT_ULL(61)286#define LBR_INFO_CYC_CNT_VALID BIT_ULL(60)287#define LBR_INFO_CYCLES 0xffff288#define LBR_INFO_BR_TYPE_OFFSET 56289#define LBR_INFO_BR_TYPE (0xfull << LBR_INFO_BR_TYPE_OFFSET)290#define LBR_INFO_BR_CNTR_OFFSET 32291#define LBR_INFO_BR_CNTR_NUM 4292#define LBR_INFO_BR_CNTR_BITS 2293#define LBR_INFO_BR_CNTR_MASK GENMASK_ULL(LBR_INFO_BR_CNTR_BITS - 1, 0)294#define LBR_INFO_BR_CNTR_FULL_MASK GENMASK_ULL(LBR_INFO_BR_CNTR_NUM * LBR_INFO_BR_CNTR_BITS - 1, 0)295296#define MSR_ARCH_LBR_CTL 0x000014ce297#define ARCH_LBR_CTL_LBREN BIT(0)298#define ARCH_LBR_CTL_CPL_OFFSET 1299#define ARCH_LBR_CTL_CPL (0x3ull << ARCH_LBR_CTL_CPL_OFFSET)300#define ARCH_LBR_CTL_STACK_OFFSET 3301#define ARCH_LBR_CTL_STACK (0x1ull << ARCH_LBR_CTL_STACK_OFFSET)302#define ARCH_LBR_CTL_FILTER_OFFSET 16303#define ARCH_LBR_CTL_FILTER (0x7full << ARCH_LBR_CTL_FILTER_OFFSET)304#define MSR_ARCH_LBR_DEPTH 0x000014cf305#define MSR_ARCH_LBR_FROM_0 0x00001500306#define MSR_ARCH_LBR_TO_0 0x00001600307#define MSR_ARCH_LBR_INFO_0 0x00001200308309#define MSR_IA32_PEBS_ENABLE 0x000003f1310#define MSR_PEBS_DATA_CFG 0x000003f2311#define MSR_IA32_DS_AREA 0x00000600312#define MSR_IA32_PERF_CAPABILITIES 0x00000345313#define PERF_CAP_METRICS_IDX 15314#define PERF_CAP_PT_IDX 16315316#define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6317#define PERF_CAP_PEBS_TRAP BIT_ULL(6)318#define PERF_CAP_ARCH_REG BIT_ULL(7)319#define PERF_CAP_PEBS_FORMAT 0xf00320#define PERF_CAP_PEBS_BASELINE BIT_ULL(14)321#define PERF_CAP_PEBS_TIMING_INFO BIT_ULL(17)322#define PERF_CAP_PEBS_MASK (PERF_CAP_PEBS_TRAP | PERF_CAP_ARCH_REG | \323PERF_CAP_PEBS_FORMAT | PERF_CAP_PEBS_BASELINE | \324PERF_CAP_PEBS_TIMING_INFO)325326#define MSR_IA32_RTIT_CTL 0x00000570327#define RTIT_CTL_TRACEEN BIT(0)328#define RTIT_CTL_CYCLEACC BIT(1)329#define RTIT_CTL_OS BIT(2)330#define RTIT_CTL_USR BIT(3)331#define RTIT_CTL_PWR_EVT_EN BIT(4)332#define RTIT_CTL_FUP_ON_PTW BIT(5)333#define RTIT_CTL_FABRIC_EN BIT(6)334#define RTIT_CTL_CR3EN BIT(7)335#define RTIT_CTL_TOPA BIT(8)336#define RTIT_CTL_MTC_EN BIT(9)337#define RTIT_CTL_TSC_EN BIT(10)338#define RTIT_CTL_DISRETC BIT(11)339#define RTIT_CTL_PTW_EN BIT(12)340#define RTIT_CTL_BRANCH_EN BIT(13)341#define RTIT_CTL_EVENT_EN BIT(31)342#define RTIT_CTL_NOTNT BIT_ULL(55)343#define RTIT_CTL_MTC_RANGE_OFFSET 14344#define RTIT_CTL_MTC_RANGE (0x0full << RTIT_CTL_MTC_RANGE_OFFSET)345#define RTIT_CTL_CYC_THRESH_OFFSET 19346#define RTIT_CTL_CYC_THRESH (0x0full << RTIT_CTL_CYC_THRESH_OFFSET)347#define RTIT_CTL_PSB_FREQ_OFFSET 24348#define RTIT_CTL_PSB_FREQ (0x0full << RTIT_CTL_PSB_FREQ_OFFSET)349#define RTIT_CTL_ADDR0_OFFSET 32350#define RTIT_CTL_ADDR0 (0x0full << RTIT_CTL_ADDR0_OFFSET)351#define RTIT_CTL_ADDR1_OFFSET 36352#define RTIT_CTL_ADDR1 (0x0full << RTIT_CTL_ADDR1_OFFSET)353#define RTIT_CTL_ADDR2_OFFSET 40354#define RTIT_CTL_ADDR2 (0x0full << RTIT_CTL_ADDR2_OFFSET)355#define RTIT_CTL_ADDR3_OFFSET 44356#define RTIT_CTL_ADDR3 (0x0full << RTIT_CTL_ADDR3_OFFSET)357#define MSR_IA32_RTIT_STATUS 0x00000571358#define RTIT_STATUS_FILTEREN BIT(0)359#define RTIT_STATUS_CONTEXTEN BIT(1)360#define RTIT_STATUS_TRIGGEREN BIT(2)361#define RTIT_STATUS_BUFFOVF BIT(3)362#define RTIT_STATUS_ERROR BIT(4)363#define RTIT_STATUS_STOPPED BIT(5)364#define RTIT_STATUS_BYTECNT_OFFSET 32365#define RTIT_STATUS_BYTECNT (0x1ffffull << RTIT_STATUS_BYTECNT_OFFSET)366#define MSR_IA32_RTIT_ADDR0_A 0x00000580367#define MSR_IA32_RTIT_ADDR0_B 0x00000581368#define MSR_IA32_RTIT_ADDR1_A 0x00000582369#define MSR_IA32_RTIT_ADDR1_B 0x00000583370#define MSR_IA32_RTIT_ADDR2_A 0x00000584371#define MSR_IA32_RTIT_ADDR2_B 0x00000585372#define MSR_IA32_RTIT_ADDR3_A 0x00000586373#define MSR_IA32_RTIT_ADDR3_B 0x00000587374#define MSR_IA32_RTIT_CR3_MATCH 0x00000572375#define MSR_IA32_RTIT_OUTPUT_BASE 0x00000560376#define MSR_IA32_RTIT_OUTPUT_MASK 0x00000561377378#define MSR_MTRRfix64K_00000 0x00000250379#define MSR_MTRRfix16K_80000 0x00000258380#define MSR_MTRRfix16K_A0000 0x00000259381#define MSR_MTRRfix4K_C0000 0x00000268382#define MSR_MTRRfix4K_C8000 0x00000269383#define MSR_MTRRfix4K_D0000 0x0000026a384#define MSR_MTRRfix4K_D8000 0x0000026b385#define MSR_MTRRfix4K_E0000 0x0000026c386#define MSR_MTRRfix4K_E8000 0x0000026d387#define MSR_MTRRfix4K_F0000 0x0000026e388#define MSR_MTRRfix4K_F8000 0x0000026f389#define MSR_MTRRdefType 0x000002ff390391#define MSR_IA32_CR_PAT 0x00000277392393#define PAT_VALUE(p0, p1, p2, p3, p4, p5, p6, p7) \394((X86_MEMTYPE_ ## p0) | (X86_MEMTYPE_ ## p1 << 8) | \395(X86_MEMTYPE_ ## p2 << 16) | (X86_MEMTYPE_ ## p3 << 24) | \396(X86_MEMTYPE_ ## p4 << 32) | (X86_MEMTYPE_ ## p5 << 40) | \397(X86_MEMTYPE_ ## p6 << 48) | (X86_MEMTYPE_ ## p7 << 56))398399#define MSR_IA32_DEBUGCTLMSR 0x000001d9400#define MSR_IA32_LASTBRANCHFROMIP 0x000001db401#define MSR_IA32_LASTBRANCHTOIP 0x000001dc402#define MSR_IA32_LASTINTFROMIP 0x000001dd403#define MSR_IA32_LASTINTTOIP 0x000001de404405#define MSR_IA32_PASID 0x00000d93406#define MSR_IA32_PASID_VALID BIT_ULL(31)407408/* DEBUGCTLMSR bits (others vary by model): */409#define DEBUGCTLMSR_LBR_BIT 0 /* last branch recording */410#define DEBUGCTLMSR_LBR (1UL << DEBUGCTLMSR_LBR_BIT)411#define DEBUGCTLMSR_BTF_SHIFT 1412#define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */413#define DEBUGCTLMSR_BUS_LOCK_DETECT (1UL << 2)414#define DEBUGCTLMSR_TR (1UL << 6)415#define DEBUGCTLMSR_BTS (1UL << 7)416#define DEBUGCTLMSR_BTINT (1UL << 8)417#define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9)418#define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10)419#define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11)420#define DEBUGCTLMSR_FREEZE_PERFMON_ON_PMI (1UL << 12)421#define DEBUGCTLMSR_FREEZE_IN_SMM_BIT 14422#define DEBUGCTLMSR_FREEZE_IN_SMM (1UL << DEBUGCTLMSR_FREEZE_IN_SMM_BIT)423#define DEBUGCTLMSR_RTM_DEBUG BIT(15)424425#define MSR_PEBS_FRONTEND 0x000003f7426427#define MSR_IA32_MC0_CTL 0x00000400428#define MSR_IA32_MC0_STATUS 0x00000401429#define MSR_IA32_MC0_ADDR 0x00000402430#define MSR_IA32_MC0_MISC 0x00000403431432/* C-state Residency Counters */433#define MSR_PKG_C3_RESIDENCY 0x000003f8434#define MSR_PKG_C6_RESIDENCY 0x000003f9435#define MSR_ATOM_PKG_C6_RESIDENCY 0x000003fa436#define MSR_PKG_C7_RESIDENCY 0x000003fa437#define MSR_CORE_C3_RESIDENCY 0x000003fc438#define MSR_CORE_C6_RESIDENCY 0x000003fd439#define MSR_CORE_C7_RESIDENCY 0x000003fe440#define MSR_KNL_CORE_C6_RESIDENCY 0x000003ff441#define MSR_PKG_C2_RESIDENCY 0x0000060d442#define MSR_PKG_C8_RESIDENCY 0x00000630443#define MSR_PKG_C9_RESIDENCY 0x00000631444#define MSR_PKG_C10_RESIDENCY 0x00000632445446/* Interrupt Response Limit */447#define MSR_PKGC3_IRTL 0x0000060a448#define MSR_PKGC6_IRTL 0x0000060b449#define MSR_PKGC7_IRTL 0x0000060c450#define MSR_PKGC8_IRTL 0x00000633451#define MSR_PKGC9_IRTL 0x00000634452#define MSR_PKGC10_IRTL 0x00000635453454/* Run Time Average Power Limiting (RAPL) Interface */455456#define MSR_VR_CURRENT_CONFIG 0x00000601457#define MSR_RAPL_POWER_UNIT 0x00000606458459#define MSR_PKG_POWER_LIMIT 0x00000610460#define MSR_PKG_ENERGY_STATUS 0x00000611461#define MSR_PKG_PERF_STATUS 0x00000613462#define MSR_PKG_POWER_INFO 0x00000614463464#define MSR_DRAM_POWER_LIMIT 0x00000618465#define MSR_DRAM_ENERGY_STATUS 0x00000619466#define MSR_DRAM_PERF_STATUS 0x0000061b467#define MSR_DRAM_POWER_INFO 0x0000061c468469#define MSR_PP0_POWER_LIMIT 0x00000638470#define MSR_PP0_ENERGY_STATUS 0x00000639471#define MSR_PP0_POLICY 0x0000063a472#define MSR_PP0_PERF_STATUS 0x0000063b473474#define MSR_PP1_POWER_LIMIT 0x00000640475#define MSR_PP1_ENERGY_STATUS 0x00000641476#define MSR_PP1_POLICY 0x00000642477478#define MSR_AMD_RAPL_POWER_UNIT 0xc0010299479#define MSR_AMD_CORE_ENERGY_STATUS 0xc001029a480#define MSR_AMD_PKG_ENERGY_STATUS 0xc001029b481482/* Config TDP MSRs */483#define MSR_CONFIG_TDP_NOMINAL 0x00000648484#define MSR_CONFIG_TDP_LEVEL_1 0x00000649485#define MSR_CONFIG_TDP_LEVEL_2 0x0000064A486#define MSR_CONFIG_TDP_CONTROL 0x0000064B487#define MSR_TURBO_ACTIVATION_RATIO 0x0000064C488489#define MSR_PLATFORM_ENERGY_STATUS 0x0000064D490#define MSR_SECONDARY_TURBO_RATIO_LIMIT 0x00000650491492#define MSR_PKG_WEIGHTED_CORE_C0_RES 0x00000658493#define MSR_PKG_ANY_CORE_C0_RES 0x00000659494#define MSR_PKG_ANY_GFXE_C0_RES 0x0000065A495#define MSR_PKG_BOTH_CORE_GFXE_C0_RES 0x0000065B496497#define MSR_CORE_C1_RES 0x00000660498#define MSR_MODULE_C6_RES_MS 0x00000664499500#define MSR_CC6_DEMOTION_POLICY_CONFIG 0x00000668501#define MSR_MC6_DEMOTION_POLICY_CONFIG 0x00000669502503#define MSR_ATOM_CORE_RATIOS 0x0000066a504#define MSR_ATOM_CORE_VIDS 0x0000066b505#define MSR_ATOM_CORE_TURBO_RATIOS 0x0000066c506#define MSR_ATOM_CORE_TURBO_VIDS 0x0000066d507508#define MSR_CORE_PERF_LIMIT_REASONS 0x00000690509#define MSR_GFX_PERF_LIMIT_REASONS 0x000006B0510#define MSR_RING_PERF_LIMIT_REASONS 0x000006B1511512/* Control-flow Enforcement Technology MSRs */513#define MSR_IA32_U_CET 0x000006a0 /* user mode cet */514#define MSR_IA32_S_CET 0x000006a2 /* kernel mode cet */515#define CET_SHSTK_EN BIT_ULL(0)516#define CET_WRSS_EN BIT_ULL(1)517#define CET_ENDBR_EN BIT_ULL(2)518#define CET_LEG_IW_EN BIT_ULL(3)519#define CET_NO_TRACK_EN BIT_ULL(4)520#define CET_SUPPRESS_DISABLE BIT_ULL(5)521#define CET_RESERVED (BIT_ULL(6) | BIT_ULL(7) | BIT_ULL(8) | BIT_ULL(9))522#define CET_SUPPRESS BIT_ULL(10)523#define CET_WAIT_ENDBR BIT_ULL(11)524525#define MSR_IA32_PL0_SSP 0x000006a4 /* ring-0 shadow stack pointer */526#define MSR_IA32_PL1_SSP 0x000006a5 /* ring-1 shadow stack pointer */527#define MSR_IA32_PL2_SSP 0x000006a6 /* ring-2 shadow stack pointer */528#define MSR_IA32_PL3_SSP 0x000006a7 /* ring-3 shadow stack pointer */529#define MSR_IA32_INT_SSP_TAB 0x000006a8 /* exception shadow stack table */530531/* Hardware P state interface */532#define MSR_PPERF 0x0000064e533#define MSR_PERF_LIMIT_REASONS 0x0000064f534#define MSR_PM_ENABLE 0x00000770535#define MSR_HWP_CAPABILITIES 0x00000771536#define MSR_HWP_REQUEST_PKG 0x00000772537#define MSR_HWP_INTERRUPT 0x00000773538#define MSR_HWP_REQUEST 0x00000774539#define MSR_HWP_STATUS 0x00000777540541/* CPUID.6.EAX */542#define HWP_BASE_BIT (1<<7)543#define HWP_NOTIFICATIONS_BIT (1<<8)544#define HWP_ACTIVITY_WINDOW_BIT (1<<9)545#define HWP_ENERGY_PERF_PREFERENCE_BIT (1<<10)546#define HWP_PACKAGE_LEVEL_REQUEST_BIT (1<<11)547548/* IA32_HWP_CAPABILITIES */549#define HWP_HIGHEST_PERF(x) (((x) >> 0) & 0xff)550#define HWP_GUARANTEED_PERF(x) (((x) >> 8) & 0xff)551#define HWP_MOSTEFFICIENT_PERF(x) (((x) >> 16) & 0xff)552#define HWP_LOWEST_PERF(x) (((x) >> 24) & 0xff)553554/* IA32_HWP_REQUEST */555#define HWP_MIN_PERF(x) (x & 0xff)556#define HWP_MAX_PERF(x) ((x & 0xff) << 8)557#define HWP_DESIRED_PERF(x) ((x & 0xff) << 16)558#define HWP_ENERGY_PERF_PREFERENCE(x) (((u64)x & 0xff) << 24)559#define HWP_EPP_PERFORMANCE 0x00560#define HWP_EPP_BALANCE_PERFORMANCE 0x80561#define HWP_EPP_BALANCE_POWERSAVE 0xC0562#define HWP_EPP_POWERSAVE 0xFF563#define HWP_ACTIVITY_WINDOW(x) ((u64)(x & 0xff3) << 32)564#define HWP_PACKAGE_CONTROL(x) ((u64)(x & 0x1) << 42)565566/* IA32_HWP_STATUS */567#define HWP_GUARANTEED_CHANGE(x) (x & 0x1)568#define HWP_EXCURSION_TO_MINIMUM(x) (x & 0x4)569570/* IA32_HWP_INTERRUPT */571#define HWP_CHANGE_TO_GUARANTEED_INT(x) (x & 0x1)572#define HWP_EXCURSION_TO_MINIMUM_INT(x) (x & 0x2)573574#define MSR_AMD64_MC0_MASK 0xc0010044575576#define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x))577#define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x))578#define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x))579#define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x))580581#define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x))582583/* These are consecutive and not in the normal 4er MCE bank block */584#define MSR_IA32_MC0_CTL2 0x00000280585#define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x))586587#define MSR_P6_PERFCTR0 0x000000c1588#define MSR_P6_PERFCTR1 0x000000c2589#define MSR_P6_EVNTSEL0 0x00000186590#define MSR_P6_EVNTSEL1 0x00000187591592#define MSR_KNC_PERFCTR0 0x00000020593#define MSR_KNC_PERFCTR1 0x00000021594#define MSR_KNC_EVNTSEL0 0x00000028595#define MSR_KNC_EVNTSEL1 0x00000029596597/* Alternative perfctr range with full access. */598#define MSR_IA32_PMC0 0x000004c1599600/* Auto-reload via MSR instead of DS area */601#define MSR_RELOAD_PMC0 0x000014c1602#define MSR_RELOAD_FIXED_CTR0 0x00001309603604/* V6 PMON MSR range */605#define MSR_IA32_PMC_V6_GP0_CTR 0x1900606#define MSR_IA32_PMC_V6_GP0_CFG_A 0x1901607#define MSR_IA32_PMC_V6_GP0_CFG_B 0x1902608#define MSR_IA32_PMC_V6_GP0_CFG_C 0x1903609#define MSR_IA32_PMC_V6_FX0_CTR 0x1980610#define MSR_IA32_PMC_V6_FX0_CFG_B 0x1982611#define MSR_IA32_PMC_V6_FX0_CFG_C 0x1983612#define MSR_IA32_PMC_V6_STEP 4613614/* KeyID partitioning between MKTME and TDX */615#define MSR_IA32_MKTME_KEYID_PARTITIONING 0x00000087616617/*618* AMD64 MSRs. Not complete. See the architecture manual for a more619* complete list.620*/621#define MSR_AMD64_PATCH_LEVEL 0x0000008b622#define MSR_AMD64_TSC_RATIO 0xc0000104623#define MSR_AMD64_NB_CFG 0xc001001f624#define MSR_AMD64_PATCH_LOADER 0xc0010020625#define MSR_AMD_PERF_CTL 0xc0010062626#define MSR_AMD_PERF_STATUS 0xc0010063627#define MSR_AMD_PSTATE_DEF_BASE 0xc0010064628#define MSR_AMD64_GUEST_TSC_FREQ 0xc0010134629#define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140630#define MSR_AMD64_OSVW_STATUS 0xc0010141631#define MSR_AMD_PPIN_CTL 0xc00102f0632#define MSR_AMD_PPIN 0xc00102f1633#define MSR_AMD64_CPUID_FN_7 0xc0011002634#define MSR_AMD64_CPUID_FN_1 0xc0011004635#define MSR_AMD64_LS_CFG 0xc0011020636#define MSR_AMD64_DC_CFG 0xc0011022637#define MSR_AMD64_TW_CFG 0xc0011023638639#define MSR_AMD64_DE_CFG 0xc0011029640#define MSR_AMD64_DE_CFG_LFENCE_SERIALIZE_BIT 1641#define MSR_AMD64_DE_CFG_LFENCE_SERIALIZE BIT_ULL(MSR_AMD64_DE_CFG_LFENCE_SERIALIZE_BIT)642#define MSR_AMD64_DE_CFG_ZEN2_FP_BACKUP_FIX_BIT 9643644#define MSR_AMD64_BU_CFG2 0xc001102a645#define MSR_AMD64_IBSFETCHCTL 0xc0011030646#define MSR_AMD64_IBSFETCHLINAD 0xc0011031647#define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032648#define MSR_AMD64_IBSFETCH_REG_COUNT 3649#define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1)650#define MSR_AMD64_IBSOPCTL 0xc0011033651#define MSR_AMD64_IBSOPRIP 0xc0011034652#define MSR_AMD64_IBSOPDATA 0xc0011035653#define MSR_AMD64_IBSOPDATA2 0xc0011036654#define MSR_AMD64_IBSOPDATA3 0xc0011037655#define MSR_AMD64_IBSDCLINAD 0xc0011038656#define MSR_AMD64_IBSDCPHYSAD 0xc0011039657#define MSR_AMD64_IBSOP_REG_COUNT 7658#define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1)659#define MSR_AMD64_IBSCTL 0xc001103a660#define MSR_AMD64_IBSBRTARGET 0xc001103b661#define MSR_AMD64_ICIBSEXTDCTL 0xc001103c662#define MSR_AMD64_IBSOPDATA4 0xc001103d663#define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */664#define MSR_AMD64_SVM_AVIC_DOORBELL 0xc001011b665#define MSR_AMD64_VM_PAGE_FLUSH 0xc001011e666#define MSR_AMD64_VIRT_SPEC_CTRL 0xc001011f667#define MSR_AMD64_SEV_ES_GHCB 0xc0010130668#define MSR_AMD64_SEV 0xc0010131669#define MSR_AMD64_SEV_ENABLED_BIT 0670#define MSR_AMD64_SEV_ENABLED BIT_ULL(MSR_AMD64_SEV_ENABLED_BIT)671#define MSR_AMD64_SEV_ES_ENABLED_BIT 1672#define MSR_AMD64_SEV_ES_ENABLED BIT_ULL(MSR_AMD64_SEV_ES_ENABLED_BIT)673#define MSR_AMD64_SEV_SNP_ENABLED_BIT 2674#define MSR_AMD64_SEV_SNP_ENABLED BIT_ULL(MSR_AMD64_SEV_SNP_ENABLED_BIT)675#define MSR_AMD64_SNP_VTOM_BIT 3676#define MSR_AMD64_SNP_VTOM BIT_ULL(MSR_AMD64_SNP_VTOM_BIT)677#define MSR_AMD64_SNP_REFLECT_VC_BIT 4678#define MSR_AMD64_SNP_REFLECT_VC BIT_ULL(MSR_AMD64_SNP_REFLECT_VC_BIT)679#define MSR_AMD64_SNP_RESTRICTED_INJ_BIT 5680#define MSR_AMD64_SNP_RESTRICTED_INJ BIT_ULL(MSR_AMD64_SNP_RESTRICTED_INJ_BIT)681#define MSR_AMD64_SNP_ALT_INJ_BIT 6682#define MSR_AMD64_SNP_ALT_INJ BIT_ULL(MSR_AMD64_SNP_ALT_INJ_BIT)683#define MSR_AMD64_SNP_DEBUG_SWAP_BIT 7684#define MSR_AMD64_SNP_DEBUG_SWAP BIT_ULL(MSR_AMD64_SNP_DEBUG_SWAP_BIT)685#define MSR_AMD64_SNP_PREVENT_HOST_IBS_BIT 8686#define MSR_AMD64_SNP_PREVENT_HOST_IBS BIT_ULL(MSR_AMD64_SNP_PREVENT_HOST_IBS_BIT)687#define MSR_AMD64_SNP_BTB_ISOLATION_BIT 9688#define MSR_AMD64_SNP_BTB_ISOLATION BIT_ULL(MSR_AMD64_SNP_BTB_ISOLATION_BIT)689#define MSR_AMD64_SNP_VMPL_SSS_BIT 10690#define MSR_AMD64_SNP_VMPL_SSS BIT_ULL(MSR_AMD64_SNP_VMPL_SSS_BIT)691#define MSR_AMD64_SNP_SECURE_TSC_BIT 11692#define MSR_AMD64_SNP_SECURE_TSC BIT_ULL(MSR_AMD64_SNP_SECURE_TSC_BIT)693#define MSR_AMD64_SNP_VMGEXIT_PARAM_BIT 12694#define MSR_AMD64_SNP_VMGEXIT_PARAM BIT_ULL(MSR_AMD64_SNP_VMGEXIT_PARAM_BIT)695#define MSR_AMD64_SNP_RESERVED_BIT13 BIT_ULL(13)696#define MSR_AMD64_SNP_IBS_VIRT_BIT 14697#define MSR_AMD64_SNP_IBS_VIRT BIT_ULL(MSR_AMD64_SNP_IBS_VIRT_BIT)698#define MSR_AMD64_SNP_RESERVED_BIT15 BIT_ULL(15)699#define MSR_AMD64_SNP_VMSA_REG_PROT_BIT 16700#define MSR_AMD64_SNP_VMSA_REG_PROT BIT_ULL(MSR_AMD64_SNP_VMSA_REG_PROT_BIT)701#define MSR_AMD64_SNP_SMT_PROT_BIT 17702#define MSR_AMD64_SNP_SMT_PROT BIT_ULL(MSR_AMD64_SNP_SMT_PROT_BIT)703#define MSR_AMD64_SNP_RESV_BIT 18704#define MSR_AMD64_SNP_RESERVED_MASK GENMASK_ULL(63, MSR_AMD64_SNP_RESV_BIT)705#define MSR_AMD64_RMP_BASE 0xc0010132706#define MSR_AMD64_RMP_END 0xc0010133707#define MSR_AMD64_RMP_CFG 0xc0010136708#define MSR_AMD64_SEG_RMP_ENABLED_BIT 0709#define MSR_AMD64_SEG_RMP_ENABLED BIT_ULL(MSR_AMD64_SEG_RMP_ENABLED_BIT)710#define MSR_AMD64_RMP_SEGMENT_SHIFT(x) (((x) & GENMASK_ULL(13, 8)) >> 8)711712#define MSR_SVSM_CAA 0xc001f000713714/* AMD Collaborative Processor Performance Control MSRs */715#define MSR_AMD_CPPC_CAP1 0xc00102b0716#define MSR_AMD_CPPC_ENABLE 0xc00102b1717#define MSR_AMD_CPPC_CAP2 0xc00102b2718#define MSR_AMD_CPPC_REQ 0xc00102b3719#define MSR_AMD_CPPC_STATUS 0xc00102b4720721/* Masks for use with MSR_AMD_CPPC_CAP1 */722#define AMD_CPPC_LOWEST_PERF_MASK GENMASK(7, 0)723#define AMD_CPPC_LOWNONLIN_PERF_MASK GENMASK(15, 8)724#define AMD_CPPC_NOMINAL_PERF_MASK GENMASK(23, 16)725#define AMD_CPPC_HIGHEST_PERF_MASK GENMASK(31, 24)726727/* Masks for use with MSR_AMD_CPPC_REQ */728#define AMD_CPPC_MAX_PERF_MASK GENMASK(7, 0)729#define AMD_CPPC_MIN_PERF_MASK GENMASK(15, 8)730#define AMD_CPPC_DES_PERF_MASK GENMASK(23, 16)731#define AMD_CPPC_EPP_PERF_MASK GENMASK(31, 24)732733/* AMD Performance Counter Global Status and Control MSRs */734#define MSR_AMD64_PERF_CNTR_GLOBAL_STATUS 0xc0000300735#define MSR_AMD64_PERF_CNTR_GLOBAL_CTL 0xc0000301736#define MSR_AMD64_PERF_CNTR_GLOBAL_STATUS_CLR 0xc0000302737738/* AMD Hardware Feedback Support MSRs */739#define MSR_AMD_WORKLOAD_CLASS_CONFIG 0xc0000500740#define MSR_AMD_WORKLOAD_CLASS_ID 0xc0000501741#define MSR_AMD_WORKLOAD_HRST 0xc0000502742743/* AMD Last Branch Record MSRs */744#define MSR_AMD64_LBR_SELECT 0xc000010e745746/* Zen4 */747#define MSR_ZEN4_BP_CFG 0xc001102e748#define MSR_ZEN4_BP_CFG_BP_SPEC_REDUCE_BIT 4749#define MSR_ZEN4_BP_CFG_SHARED_BTB_FIX_BIT 5750751/* Fam 19h MSRs */752#define MSR_F19H_UMC_PERF_CTL 0xc0010800753#define MSR_F19H_UMC_PERF_CTR 0xc0010801754755/* Zen 2 */756#define MSR_ZEN2_SPECTRAL_CHICKEN 0xc00110e3757#define MSR_ZEN2_SPECTRAL_CHICKEN_BIT BIT_ULL(1)758759/* Fam 17h MSRs */760#define MSR_F17H_IRPERF 0xc00000e9761762/* Fam 16h MSRs */763#define MSR_F16H_L2I_PERF_CTL 0xc0010230764#define MSR_F16H_L2I_PERF_CTR 0xc0010231765#define MSR_F16H_DR1_ADDR_MASK 0xc0011019766#define MSR_F16H_DR2_ADDR_MASK 0xc001101a767#define MSR_F16H_DR3_ADDR_MASK 0xc001101b768#define MSR_F16H_DR0_ADDR_MASK 0xc0011027769770/* Fam 15h MSRs */771#define MSR_F15H_CU_PWR_ACCUMULATOR 0xc001007a772#define MSR_F15H_CU_MAX_PWR_ACCUMULATOR 0xc001007b773#define MSR_F15H_PERF_CTL 0xc0010200774#define MSR_F15H_PERF_CTL0 MSR_F15H_PERF_CTL775#define MSR_F15H_PERF_CTL1 (MSR_F15H_PERF_CTL + 2)776#define MSR_F15H_PERF_CTL2 (MSR_F15H_PERF_CTL + 4)777#define MSR_F15H_PERF_CTL3 (MSR_F15H_PERF_CTL + 6)778#define MSR_F15H_PERF_CTL4 (MSR_F15H_PERF_CTL + 8)779#define MSR_F15H_PERF_CTL5 (MSR_F15H_PERF_CTL + 10)780781#define MSR_F15H_PERF_CTR 0xc0010201782#define MSR_F15H_PERF_CTR0 MSR_F15H_PERF_CTR783#define MSR_F15H_PERF_CTR1 (MSR_F15H_PERF_CTR + 2)784#define MSR_F15H_PERF_CTR2 (MSR_F15H_PERF_CTR + 4)785#define MSR_F15H_PERF_CTR3 (MSR_F15H_PERF_CTR + 6)786#define MSR_F15H_PERF_CTR4 (MSR_F15H_PERF_CTR + 8)787#define MSR_F15H_PERF_CTR5 (MSR_F15H_PERF_CTR + 10)788789#define MSR_F15H_NB_PERF_CTL 0xc0010240790#define MSR_F15H_NB_PERF_CTR 0xc0010241791#define MSR_F15H_PTSC 0xc0010280792#define MSR_F15H_IC_CFG 0xc0011021793#define MSR_F15H_EX_CFG 0xc001102c794795/* Fam 10h MSRs */796#define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058797#define FAM10H_MMIO_CONF_ENABLE (1<<0)798#define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf799#define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2800#define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL801#define FAM10H_MMIO_CONF_BASE_SHIFT 20802#define MSR_FAM10H_NODE_ID 0xc001100c803804/* K8 MSRs */805#define MSR_K8_TOP_MEM1 0xc001001a806#define MSR_K8_TOP_MEM2 0xc001001d807#define MSR_AMD64_SYSCFG 0xc0010010808#define MSR_AMD64_SYSCFG_MEM_ENCRYPT_BIT 23809#define MSR_AMD64_SYSCFG_MEM_ENCRYPT BIT_ULL(MSR_AMD64_SYSCFG_MEM_ENCRYPT_BIT)810#define MSR_AMD64_SYSCFG_SNP_EN_BIT 24811#define MSR_AMD64_SYSCFG_SNP_EN BIT_ULL(MSR_AMD64_SYSCFG_SNP_EN_BIT)812#define MSR_AMD64_SYSCFG_SNP_VMPL_EN_BIT 25813#define MSR_AMD64_SYSCFG_SNP_VMPL_EN BIT_ULL(MSR_AMD64_SYSCFG_SNP_VMPL_EN_BIT)814#define MSR_AMD64_SYSCFG_MFDM_BIT 19815#define MSR_AMD64_SYSCFG_MFDM BIT_ULL(MSR_AMD64_SYSCFG_MFDM_BIT)816817#define MSR_K8_INT_PENDING_MSG 0xc0010055818/* C1E active bits in int pending message */819#define K8_INTP_C1E_ACTIVE_MASK 0x18000000820#define MSR_K8_TSEG_ADDR 0xc0010112821#define MSR_K8_TSEG_MASK 0xc0010113822#define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */823#define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */824#define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */825826/* K7 MSRs */827#define MSR_K7_EVNTSEL0 0xc0010000828#define MSR_K7_PERFCTR0 0xc0010004829#define MSR_K7_EVNTSEL1 0xc0010001830#define MSR_K7_PERFCTR1 0xc0010005831#define MSR_K7_EVNTSEL2 0xc0010002832#define MSR_K7_PERFCTR2 0xc0010006833#define MSR_K7_EVNTSEL3 0xc0010003834#define MSR_K7_PERFCTR3 0xc0010007835#define MSR_K7_CLK_CTL 0xc001001b836#define MSR_K7_HWCR 0xc0010015837#define MSR_K7_HWCR_SMMLOCK_BIT 0838#define MSR_K7_HWCR_SMMLOCK BIT_ULL(MSR_K7_HWCR_SMMLOCK_BIT)839#define MSR_K7_HWCR_IRPERF_EN_BIT 30840#define MSR_K7_HWCR_IRPERF_EN BIT_ULL(MSR_K7_HWCR_IRPERF_EN_BIT)841#define MSR_K7_HWCR_CPUID_USER_DIS_BIT 35842#define MSR_K7_FID_VID_CTL 0xc0010041843#define MSR_K7_FID_VID_STATUS 0xc0010042844#define MSR_K7_HWCR_CPB_DIS_BIT 25845#define MSR_K7_HWCR_CPB_DIS BIT_ULL(MSR_K7_HWCR_CPB_DIS_BIT)846847/* K6 MSRs */848#define MSR_K6_WHCR 0xc0000082849#define MSR_K6_UWCCR 0xc0000085850#define MSR_K6_EPMR 0xc0000086851#define MSR_K6_PSOR 0xc0000087852#define MSR_K6_PFIR 0xc0000088853854/* Centaur-Hauls/IDT defined MSRs. */855#define MSR_IDT_FCR1 0x00000107856#define MSR_IDT_FCR2 0x00000108857#define MSR_IDT_FCR3 0x00000109858#define MSR_IDT_FCR4 0x0000010a859860#define MSR_IDT_MCR0 0x00000110861#define MSR_IDT_MCR1 0x00000111862#define MSR_IDT_MCR2 0x00000112863#define MSR_IDT_MCR3 0x00000113864#define MSR_IDT_MCR4 0x00000114865#define MSR_IDT_MCR5 0x00000115866#define MSR_IDT_MCR6 0x00000116867#define MSR_IDT_MCR7 0x00000117868#define MSR_IDT_MCR_CTRL 0x00000120869870/* VIA Cyrix defined MSRs*/871#define MSR_VIA_FCR 0x00001107872#define MSR_VIA_LONGHAUL 0x0000110a873#define MSR_VIA_RNG 0x0000110b874#define MSR_VIA_BCR2 0x00001147875876/* Transmeta defined MSRs */877#define MSR_TMTA_LONGRUN_CTRL 0x80868010878#define MSR_TMTA_LONGRUN_FLAGS 0x80868011879#define MSR_TMTA_LRTI_READOUT 0x80868018880#define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a881882/* Intel defined MSRs. */883#define MSR_IA32_P5_MC_ADDR 0x00000000884#define MSR_IA32_P5_MC_TYPE 0x00000001885#define MSR_IA32_TSC 0x00000010886#define MSR_IA32_PLATFORM_ID 0x00000017887#define MSR_IA32_EBL_CR_POWERON 0x0000002a888#define MSR_EBC_FREQUENCY_ID 0x0000002c889#define MSR_SMI_COUNT 0x00000034890891/* Referred to as IA32_FEATURE_CONTROL in Intel's SDM. */892#define MSR_IA32_FEAT_CTL 0x0000003a893#define FEAT_CTL_LOCKED BIT(0)894#define FEAT_CTL_VMX_ENABLED_INSIDE_SMX BIT(1)895#define FEAT_CTL_VMX_ENABLED_OUTSIDE_SMX BIT(2)896#define FEAT_CTL_SGX_LC_ENABLED BIT(17)897#define FEAT_CTL_SGX_ENABLED BIT(18)898#define FEAT_CTL_LMCE_ENABLED BIT(20)899900#define MSR_IA32_TSC_ADJUST 0x0000003b901#define MSR_IA32_BNDCFGS 0x00000d90902903#define MSR_IA32_BNDCFGS_RSVD 0x00000ffc904905#define MSR_IA32_XFD 0x000001c4906#define MSR_IA32_XFD_ERR 0x000001c5907#define MSR_IA32_XSS 0x00000da0908909#define MSR_IA32_APICBASE 0x0000001b910#define MSR_IA32_APICBASE_BSP (1<<8)911#define MSR_IA32_APICBASE_ENABLE (1<<11)912#define MSR_IA32_APICBASE_BASE (0xfffff<<12)913914#define MSR_IA32_UCODE_WRITE 0x00000079915#define MSR_IA32_UCODE_REV 0x0000008b916917/* Intel SGX Launch Enclave Public Key Hash MSRs */918#define MSR_IA32_SGXLEPUBKEYHASH0 0x0000008C919#define MSR_IA32_SGXLEPUBKEYHASH1 0x0000008D920#define MSR_IA32_SGXLEPUBKEYHASH2 0x0000008E921#define MSR_IA32_SGXLEPUBKEYHASH3 0x0000008F922923#define MSR_IA32_SMM_MONITOR_CTL 0x0000009b924#define MSR_IA32_SMBASE 0x0000009e925926#define MSR_IA32_PERF_STATUS 0x00000198927#define MSR_IA32_PERF_CTL 0x00000199928#define INTEL_PERF_CTL_MASK 0xffff929930/* AMD Branch Sampling configuration */931#define MSR_AMD_DBG_EXTN_CFG 0xc000010f932#define MSR_AMD_SAMP_BR_FROM 0xc0010300933934#define DBG_EXTN_CFG_LBRV2EN BIT_ULL(6)935936#define MSR_IA32_MPERF 0x000000e7937#define MSR_IA32_APERF 0x000000e8938939#define MSR_IA32_THERM_CONTROL 0x0000019a940#define MSR_IA32_THERM_INTERRUPT 0x0000019b941942#define THERM_INT_HIGH_ENABLE (1 << 0)943#define THERM_INT_LOW_ENABLE (1 << 1)944#define THERM_INT_PLN_ENABLE (1 << 24)945946#define MSR_IA32_THERM_STATUS 0x0000019c947948#define THERM_STATUS_PROCHOT (1 << 0)949#define THERM_STATUS_POWER_LIMIT (1 << 10)950951#define MSR_THERM2_CTL 0x0000019d952953#define MSR_THERM2_CTL_TM_SELECT (1ULL << 16)954955#define MSR_IA32_MISC_ENABLE 0x000001a0956957#define MSR_IA32_TEMPERATURE_TARGET 0x000001a2958959#define MSR_MISC_FEATURE_CONTROL 0x000001a4960#define MSR_MISC_PWR_MGMT 0x000001aa961962#define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0963#define ENERGY_PERF_BIAS_PERFORMANCE 0964#define ENERGY_PERF_BIAS_BALANCE_PERFORMANCE 4965#define ENERGY_PERF_BIAS_NORMAL 6966#define ENERGY_PERF_BIAS_NORMAL_POWERSAVE 7967#define ENERGY_PERF_BIAS_BALANCE_POWERSAVE 8968#define ENERGY_PERF_BIAS_POWERSAVE 15969970#define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1971972#define PACKAGE_THERM_STATUS_PROCHOT (1 << 0)973#define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10)974#define PACKAGE_THERM_STATUS_HFI_UPDATED (1 << 26)975976#define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2977978#define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0)979#define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1)980#define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24)981#define PACKAGE_THERM_INT_HFI_ENABLE (1 << 25)982983/* Thermal Thresholds Support */984#define THERM_INT_THRESHOLD0_ENABLE (1 << 15)985#define THERM_SHIFT_THRESHOLD0 8986#define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0)987#define THERM_INT_THRESHOLD1_ENABLE (1 << 23)988#define THERM_SHIFT_THRESHOLD1 16989#define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1)990#define THERM_STATUS_THRESHOLD0 (1 << 6)991#define THERM_LOG_THRESHOLD0 (1 << 7)992#define THERM_STATUS_THRESHOLD1 (1 << 8)993#define THERM_LOG_THRESHOLD1 (1 << 9)994995/* MISC_ENABLE bits: architectural */996#define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT 0997#define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT)998#define MSR_IA32_MISC_ENABLE_TCC_BIT 1999#define MSR_IA32_MISC_ENABLE_TCC (1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT)1000#define MSR_IA32_MISC_ENABLE_EMON_BIT 71001#define MSR_IA32_MISC_ENABLE_EMON (1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT)1002#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT 111003#define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT)1004#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT 121005#define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT)1006#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT 161007#define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT)1008#define MSR_IA32_MISC_ENABLE_MWAIT_BIT 181009#define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT)1010#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT 221011#define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT)1012#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT 231013#define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT)1014#define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT 341015#define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT)10161017/* MISC_ENABLE bits: model-specific, meaning may vary from core to core */1018#define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT 21019#define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT)1020#define MSR_IA32_MISC_ENABLE_TM1_BIT 31021#define MSR_IA32_MISC_ENABLE_TM1 (1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT)1022#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT 41023#define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT)1024#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT 61025#define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT)1026#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT 81027#define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT)1028#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT 91029#define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT)1030#define MSR_IA32_MISC_ENABLE_FERR_BIT 101031#define MSR_IA32_MISC_ENABLE_FERR (1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT)1032#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT 101033#define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT)1034#define MSR_IA32_MISC_ENABLE_TM2_BIT 131035#define MSR_IA32_MISC_ENABLE_TM2 (1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT)1036#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT 191037#define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT)1038#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT 201039#define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT)1040#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT 241041#define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT)1042#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT 371043#define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT)1044#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT 381045#define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT)1046#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT 391047#define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT)10481049/* MISC_FEATURES_ENABLES non-architectural features */1050#define MSR_MISC_FEATURES_ENABLES 0x0000014010511052#define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT 01053#define MSR_MISC_FEATURES_ENABLES_CPUID_FAULT BIT_ULL(MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT)1054#define MSR_MISC_FEATURES_ENABLES_RING3MWAIT_BIT 110551056#define MSR_IA32_TSC_DEADLINE 0x000006E0105710581059#define MSR_TSX_FORCE_ABORT 0x0000010F10601061#define MSR_TFA_RTM_FORCE_ABORT_BIT 01062#define MSR_TFA_RTM_FORCE_ABORT BIT_ULL(MSR_TFA_RTM_FORCE_ABORT_BIT)1063#define MSR_TFA_TSX_CPUID_CLEAR_BIT 11064#define MSR_TFA_TSX_CPUID_CLEAR BIT_ULL(MSR_TFA_TSX_CPUID_CLEAR_BIT)1065#define MSR_TFA_SDV_ENABLE_RTM_BIT 21066#define MSR_TFA_SDV_ENABLE_RTM BIT_ULL(MSR_TFA_SDV_ENABLE_RTM_BIT)10671068/* P4/Xeon+ specific */1069#define MSR_IA32_MCG_EAX 0x000001801070#define MSR_IA32_MCG_EBX 0x000001811071#define MSR_IA32_MCG_ECX 0x000001821072#define MSR_IA32_MCG_EDX 0x000001831073#define MSR_IA32_MCG_ESI 0x000001841074#define MSR_IA32_MCG_EDI 0x000001851075#define MSR_IA32_MCG_EBP 0x000001861076#define MSR_IA32_MCG_ESP 0x000001871077#define MSR_IA32_MCG_EFLAGS 0x000001881078#define MSR_IA32_MCG_EIP 0x000001891079#define MSR_IA32_MCG_RESERVED 0x0000018a10801081/* Pentium IV performance counter MSRs */1082#define MSR_P4_BPU_PERFCTR0 0x000003001083#define MSR_P4_BPU_PERFCTR1 0x000003011084#define MSR_P4_BPU_PERFCTR2 0x000003021085#define MSR_P4_BPU_PERFCTR3 0x000003031086#define MSR_P4_MS_PERFCTR0 0x000003041087#define MSR_P4_MS_PERFCTR1 0x000003051088#define MSR_P4_MS_PERFCTR2 0x000003061089#define MSR_P4_MS_PERFCTR3 0x000003071090#define MSR_P4_FLAME_PERFCTR0 0x000003081091#define MSR_P4_FLAME_PERFCTR1 0x000003091092#define MSR_P4_FLAME_PERFCTR2 0x0000030a1093#define MSR_P4_FLAME_PERFCTR3 0x0000030b1094#define MSR_P4_IQ_PERFCTR0 0x0000030c1095#define MSR_P4_IQ_PERFCTR1 0x0000030d1096#define MSR_P4_IQ_PERFCTR2 0x0000030e1097#define MSR_P4_IQ_PERFCTR3 0x0000030f1098#define MSR_P4_IQ_PERFCTR4 0x000003101099#define MSR_P4_IQ_PERFCTR5 0x000003111100#define MSR_P4_BPU_CCCR0 0x000003601101#define MSR_P4_BPU_CCCR1 0x000003611102#define MSR_P4_BPU_CCCR2 0x000003621103#define MSR_P4_BPU_CCCR3 0x000003631104#define MSR_P4_MS_CCCR0 0x000003641105#define MSR_P4_MS_CCCR1 0x000003651106#define MSR_P4_MS_CCCR2 0x000003661107#define MSR_P4_MS_CCCR3 0x000003671108#define MSR_P4_FLAME_CCCR0 0x000003681109#define MSR_P4_FLAME_CCCR1 0x000003691110#define MSR_P4_FLAME_CCCR2 0x0000036a1111#define MSR_P4_FLAME_CCCR3 0x0000036b1112#define MSR_P4_IQ_CCCR0 0x0000036c1113#define MSR_P4_IQ_CCCR1 0x0000036d1114#define MSR_P4_IQ_CCCR2 0x0000036e1115#define MSR_P4_IQ_CCCR3 0x0000036f1116#define MSR_P4_IQ_CCCR4 0x000003701117#define MSR_P4_IQ_CCCR5 0x000003711118#define MSR_P4_ALF_ESCR0 0x000003ca1119#define MSR_P4_ALF_ESCR1 0x000003cb1120#define MSR_P4_BPU_ESCR0 0x000003b21121#define MSR_P4_BPU_ESCR1 0x000003b31122#define MSR_P4_BSU_ESCR0 0x000003a01123#define MSR_P4_BSU_ESCR1 0x000003a11124#define MSR_P4_CRU_ESCR0 0x000003b81125#define MSR_P4_CRU_ESCR1 0x000003b91126#define MSR_P4_CRU_ESCR2 0x000003cc1127#define MSR_P4_CRU_ESCR3 0x000003cd1128#define MSR_P4_CRU_ESCR4 0x000003e01129#define MSR_P4_CRU_ESCR5 0x000003e11130#define MSR_P4_DAC_ESCR0 0x000003a81131#define MSR_P4_DAC_ESCR1 0x000003a91132#define MSR_P4_FIRM_ESCR0 0x000003a41133#define MSR_P4_FIRM_ESCR1 0x000003a51134#define MSR_P4_FLAME_ESCR0 0x000003a61135#define MSR_P4_FLAME_ESCR1 0x000003a71136#define MSR_P4_FSB_ESCR0 0x000003a21137#define MSR_P4_FSB_ESCR1 0x000003a31138#define MSR_P4_IQ_ESCR0 0x000003ba1139#define MSR_P4_IQ_ESCR1 0x000003bb1140#define MSR_P4_IS_ESCR0 0x000003b41141#define MSR_P4_IS_ESCR1 0x000003b51142#define MSR_P4_ITLB_ESCR0 0x000003b61143#define MSR_P4_ITLB_ESCR1 0x000003b71144#define MSR_P4_IX_ESCR0 0x000003c81145#define MSR_P4_IX_ESCR1 0x000003c91146#define MSR_P4_MOB_ESCR0 0x000003aa1147#define MSR_P4_MOB_ESCR1 0x000003ab1148#define MSR_P4_MS_ESCR0 0x000003c01149#define MSR_P4_MS_ESCR1 0x000003c11150#define MSR_P4_PMH_ESCR0 0x000003ac1151#define MSR_P4_PMH_ESCR1 0x000003ad1152#define MSR_P4_RAT_ESCR0 0x000003bc1153#define MSR_P4_RAT_ESCR1 0x000003bd1154#define MSR_P4_SAAT_ESCR0 0x000003ae1155#define MSR_P4_SAAT_ESCR1 0x000003af1156#define MSR_P4_SSU_ESCR0 0x000003be1157#define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */11581159#define MSR_P4_TBPU_ESCR0 0x000003c21160#define MSR_P4_TBPU_ESCR1 0x000003c31161#define MSR_P4_TC_ESCR0 0x000003c41162#define MSR_P4_TC_ESCR1 0x000003c51163#define MSR_P4_U2L_ESCR0 0x000003b01164#define MSR_P4_U2L_ESCR1 0x000003b111651166#define MSR_P4_PEBS_MATRIX_VERT 0x000003f211671168/* Intel Core-based CPU performance counters */1169#define MSR_CORE_PERF_FIXED_CTR0 0x000003091170#define MSR_CORE_PERF_FIXED_CTR1 0x0000030a1171#define MSR_CORE_PERF_FIXED_CTR2 0x0000030b1172#define MSR_CORE_PERF_FIXED_CTR3 0x0000030c1173#define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d1174#define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e1175#define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f1176#define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x0000039011771178#define MSR_PERF_METRICS 0x0000032911791180/* PERF_GLOBAL_OVF_CTL bits */1181#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT 551182#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI (1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_TRACE_TOPA_PMI_BIT)1183#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF_BIT 621184#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF (1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_OVF_BUF_BIT)1185#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD_BIT 631186#define MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD (1ULL << MSR_CORE_PERF_GLOBAL_OVF_CTRL_COND_CHGD_BIT)11871188/* Geode defined MSRs */1189#define MSR_GEODE_BUSCONT_CONF0 0x0000190011901191/* Intel VT MSRs */1192#define MSR_IA32_VMX_BASIC 0x000004801193#define MSR_IA32_VMX_PINBASED_CTLS 0x000004811194#define MSR_IA32_VMX_PROCBASED_CTLS 0x000004821195#define MSR_IA32_VMX_EXIT_CTLS 0x000004831196#define MSR_IA32_VMX_ENTRY_CTLS 0x000004841197#define MSR_IA32_VMX_MISC 0x000004851198#define MSR_IA32_VMX_CR0_FIXED0 0x000004861199#define MSR_IA32_VMX_CR0_FIXED1 0x000004871200#define MSR_IA32_VMX_CR4_FIXED0 0x000004881201#define MSR_IA32_VMX_CR4_FIXED1 0x000004891202#define MSR_IA32_VMX_VMCS_ENUM 0x0000048a1203#define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b1204#define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c1205#define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d1206#define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e1207#define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f1208#define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x000004901209#define MSR_IA32_VMX_VMFUNC 0x000004911210#define MSR_IA32_VMX_PROCBASED_CTLS3 0x0000049212111212/* Resctrl MSRs: */1213/* - Intel: */1214#define MSR_IA32_L3_QOS_CFG 0xc811215#define MSR_IA32_L2_QOS_CFG 0xc821216#define MSR_IA32_QM_EVTSEL 0xc8d1217#define MSR_IA32_QM_CTR 0xc8e1218#define MSR_IA32_PQR_ASSOC 0xc8f1219#define MSR_IA32_L3_CBM_BASE 0xc901220#define MSR_RMID_SNC_CONFIG 0xca01221#define MSR_IA32_L2_CBM_BASE 0xd101222#define MSR_IA32_MBA_THRTL_BASE 0xd5012231224/* - AMD: */1225#define MSR_IA32_MBA_BW_BASE 0xc00002001226#define MSR_IA32_SMBA_BW_BASE 0xc00002801227#define MSR_IA32_EVT_CFG_BASE 0xc000040012281229/* AMD-V MSRs */1230#define MSR_VM_CR 0xc00101141231#define MSR_VM_IGNNE 0xc00101151232#define MSR_VM_HSAVE_PA 0xc001011712331234#define SVM_VM_CR_VALID_MASK 0x001fULL1235#define SVM_VM_CR_SVM_LOCK_MASK 0x0008ULL1236#define SVM_VM_CR_SVM_DIS_MASK 0x0010ULL12371238/* Hardware Feedback Interface */1239#define MSR_IA32_HW_FEEDBACK_PTR 0x17d01240#define MSR_IA32_HW_FEEDBACK_CONFIG 0x17d112411242/* x2APIC locked status */1243#define MSR_IA32_XAPIC_DISABLE_STATUS 0xBD1244#define LEGACY_XAPIC_DISABLED BIT(0) /*1245* x2APIC mode is locked and1246* disabling x2APIC will cause1247* a #GP1248*/12491250#endif /* _ASM_X86_MSR_INDEX_H */125112521253